| Device Utilization Summary | [-] |
| Slice Logic Utilization | Used | Available | Utilization | Note(s) |
| Number of Slice Registers |
817 |
11,440 |
7% |
|
| Number used as Flip Flops |
815 |
|
|
|
| Number used as Latches |
2 |
|
|
|
| Number used as Latch-thrus |
0 |
|
|
|
| Number used as AND/OR logics |
0 |
|
|
|
| Number of Slice LUTs |
2,441 |
5,720 |
42% |
|
| Number used as logic |
2,375 |
5,720 |
41% |
|
| Number using O6 output only |
1,852 |
|
|
|
| Number using O5 output only |
126 |
|
|
|
| Number using O5 and O6 |
397 |
|
|
|
| Number used as ROM |
0 |
|
|
|
| Number used as Memory |
46 |
1,440 |
3% |
|
| Number used as Dual Port RAM |
46 |
|
|
|
| Number using O6 output only |
14 |
|
|
|
| Number using O5 output only |
0 |
|
|
|
| Number using O5 and O6 |
32 |
|
|
|
| Number used as Single Port RAM |
0 |
|
|
|
| Number used as Shift Register |
0 |
|
|
|
| Number used exclusively as route-thrus |
20 |
|
|
|
| Number with same-slice register load |
4 |
|
|
|
| Number with same-slice carry load |
16 |
|
|
|
| Number with other load |
0 |
|
|
|
| Number of occupied Slices |
898 |
1,430 |
62% |
|
| Number of MUXCYs used |
392 |
2,860 |
13% |
|
| Number of LUT Flip Flop pairs used |
2,519 |
|
|
|
| Number with an unused Flip Flop |
1,766 |
2,519 |
70% |
|
| Number with an unused LUT |
78 |
2,519 |
3% |
|
| Number of fully used LUT-FF pairs |
675 |
2,519 |
26% |
|
| Number of unique control sets |
118 |
|
|
|
Number of slice register sites lost to control set restrictions |
481 |
11,440 |
4% |
|
| Number of bonded IOBs |
66 |
102 |
64% |
|
| Number of LOCed IOBs |
66 |
66 |
100% |
|
| Number of RAMB16BWERs |
6 |
32 |
18% |
|
| Number of RAMB8BWERs |
1 |
64 |
1% |
|
| Number of BUFIO2/BUFIO2_2CLKs |
1 |
32 |
3% |
|
| Number used as BUFIO2s |
1 |
|
|
|
| Number used as BUFIO2_2CLKs |
0 |
|
|
|
| Number of BUFIO2FB/BUFIO2FB_2CLKs |
0 |
32 |
0% |
|
| Number of BUFG/BUFGMUXs |
5 |
16 |
31% |
|
| Number used as BUFGs |
5 |
|
|
|
| Number used as BUFGMUX |
0 |
|
|
|
| Number of DCM/DCM_CLKGENs |
1 |
4 |
25% |
|
| Number used as DCMs |
1 |
|
|
|
| Number used as DCM_CLKGENs |
0 |
|
|
|
| Number of ILOGIC2/ISERDES2s |
0 |
200 |
0% |
|
| Number of IODELAY2/IODRP2/IODRP2_MCBs |
0 |
200 |
0% |
|
| Number of OLOGIC2/OSERDES2s |
0 |
200 |
0% |
|
| Number of BSCANs |
0 |
4 |
0% |
|
| Number of BUFHs |
0 |
128 |
0% |
|
| Number of BUFPLLs |
0 |
8 |
0% |
|
| Number of BUFPLL_MCBs |
0 |
4 |
0% |
|
| Number of DSP48A1s |
4 |
16 |
25% |
|
| Number of ICAPs |
0 |
1 |
0% |
|
| Number of MCBs |
0 |
2 |
0% |
|
| Number of PCILOGICSEs |
0 |
2 |
0% |
|
| Number of PLL_ADVs |
0 |
2 |
0% |
|
| Number of PMVs |
0 |
1 |
0% |
|
| Number of STARTUPs |
0 |
1 |
0% |
|
| Number of SUSPEND_SYNCs |
0 |
1 |
0% |
|
| Average Fanout of Non-Clock Nets |
4.31 |
|
|
|